US20050139575A1 - Phase shift mask and fabricating method thereof - Google Patents

Phase shift mask and fabricating method thereof Download PDF

Info

Publication number
US20050139575A1
US20050139575A1 US11/024,435 US2443504A US2005139575A1 US 20050139575 A1 US20050139575 A1 US 20050139575A1 US 2443504 A US2443504 A US 2443504A US 2005139575 A1 US2005139575 A1 US 2005139575A1
Authority
US
United States
Prior art keywords
transparent substrate
halftone
layer
photoresist pattern
halftone layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US11/024,435
Other versions
US7332098B2 (en
Inventor
Jun Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
DB HiTek Co Ltd
Original Assignee
DongbuAnam Semiconductor Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by DongbuAnam Semiconductor Inc filed Critical DongbuAnam Semiconductor Inc
Assigned to DONGBUANAM SEMICONDUCTOR INC. reassignment DONGBUANAM SEMICONDUCTOR INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LEE, JUN SEOK
Publication of US20050139575A1 publication Critical patent/US20050139575A1/en
Assigned to DONGBU ELECTRONICS CO., LTD. reassignment DONGBU ELECTRONICS CO., LTD. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: DONGBU-ANAM SEMICONDUCTOR, INC.
Application granted granted Critical
Publication of US7332098B2 publication Critical patent/US7332098B2/en
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F1/00Originals for photomechanical production of textured or patterned surfaces, e.g., masks, photo-masks, reticles; Mask blanks or pellicles therefor; Containers specially adapted therefor; Preparation thereof
    • G03F1/26Phase shift masks [PSM]; PSM blanks; Preparation thereof
    • G03F1/32Attenuating PSM [att-PSM], e.g. halftone PSM or PSM having semi-transparent phase shift portion; Preparation thereof
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F1/00Originals for photomechanical production of textured or patterned surfaces, e.g., masks, photo-masks, reticles; Mask blanks or pellicles therefor; Containers specially adapted therefor; Preparation thereof
    • G03F1/26Phase shift masks [PSM]; PSM blanks; Preparation thereof
    • G03F1/28Phase shift masks [PSM]; PSM blanks; Preparation thereof with three or more diverse phases on the same PSM; Preparation thereof

Definitions

  • the present invention relates to a phase shift mask and fabricating method thereof, by which a critical dimension of a semiconductor pattern can be accurately formed in a manner that compensates for a boundary step difference between an active area and an insulating layer.
  • a mask pattern forming technique is closely related to a precision of a real pattern formed on a semiconductor substrate. Specifically, if a degree of semiconductor pattern integration is very high, a remaining space for inserting an OPC (optical proximity correction) pattern therein is insufficient, and consequently a line width bridge between patterns unexpectedly occurs regardless of lithography exposure intention, and various device characteristic are degraded.
  • OPC optical proximity correction
  • a chemically amplified resist having excellent sensitivity to far infrared ray wavelength (248 ⁇ 194 nm) has been developed to substantially enhance resolution.
  • the resolution enhancement is attributed to a technique of forming a supplementary (dummy) pattern separated from the real pattern to control an optical proximity effect.
  • FIG. 1 is a layout of a mask according to a related art, in which a logic device part is shown.
  • a logic device part of a mask consists of a square type active area shield pattern 2 on a transparent substrate 1 and a pair of bar type gate shield patterns 3 and 4 on the active area shield pattern 2 to be overlapped with the active area shield pattern 2 .
  • Each end of the gate shield patterns 3 and 4 protrudes outside from a rim of the active area shield pattern 2 to a prescribed length L.
  • FIG. 2 is a layout of a semiconductor device formed using the mask in FIG. 1
  • FIG. 3 is a cross-sectional diagram along a cutting line A-A in FIG. 2 .
  • an insulating layer 11 and an active layer 12 are formed on a substrate 10 to correspond to the transparent substrate 1 and the active area shield pattern 2 of the mask, respectively.
  • the active layer 12 is formed on the substrate 10 to have the same shape of the active area shield pattern 2 of the mask and the insulating layer 11 is formed to enclose the active layer 12 to correspond to the transparent substrate 1 of the mask.
  • Gate patterns 13 and 14 are formed on the insulating layer 11 and the active layer 12 to correspond to the gate shield patterns 3 and 4 of the mask. Specifically, front ends of the gate patterns 13 and 14 protrude from a boundary of the active layer 12 to a prescribed length L′ like the shield patterns 3 and 4 .
  • the protruding end length L′ of each of the gate patterns 13 and 14 is shortened due to the optical proximity effect and the boundary step difference between the insulating layer 11 and the active layer 12 .
  • the front end length of the gate pattern 13 or 14 is shortened, it is not possible to secure a process margin of the active layer 12 , and a gate threshold voltage is raised.
  • the present invention is directed to a phase shift mask and fabricating method thereof that substantially obviates one or more of the above-identified and other problems due to limitations and disadvantages of the related art.
  • An object of the present invention is to provide a phase shift mask and fabricating method thereof, in which light transmittance is varied in a manner of differentiating a thickness of a halftone layer according to an area and by which a critical dimension of a semiconductor pattern can be accurately formed in a manner of compensating a boundary step difference between an active area and an insulating layer.
  • a phase shift mask is provided to include a transparent substrate, and at least two halftone layers on the transparent substrate.
  • the two halftone layers have light transmittances lower than that of the transparent substrate, and each includes front and rear parts differing in thickness from each other.
  • a light transmittance difference between the front and rear parts is 2 ⁇ 8%.
  • a method of fabricating a phase shift mask includes the steps of forming a halftone layer on a transparent substrate, forming a first photoresist pattern on the halftone layer to define at least two areas, patterning the halftone layer using the first photoresist pattern into a first halftone layer and a second halftone layer, removing the first photoresist pattern, forming a second photoresist pattern covering the first halftone layer only on the transparent substrate, etching the second halftone layer and an exposed surface of the transparent substrate to a first thickness and a second thickness, respectively, and removing the second photoresist pattern.
  • the second photoresist pattern includes a pair of inclines covering sidewalls of the first halftone layer with prescribed slopes, respectively.
  • the etched surface of the transparent substrate has a recessed incline having a same slope of the prescribed slope of the incline of the second photoresist pattern.
  • the halftone layer forming step includes the steps of forming a phase shift layer on the transparent substrate and forming a shield layer on the phase shift layer.
  • phase shift layer and the shield layer are formed on MoSiN and Cr, respectively.
  • FIG. 1 is a layout of a mask according to a related art
  • FIG. 2 is a layout of a semiconductor device formed using the mask in FIG. 1 ;
  • FIG. 3 is a cross-sectional diagram along a cutting line A-A in FIG. 2 ;
  • FIGS. 4 to 8 are cross-sectional diagrams for explaining a method of fabricating a phase shift mask according to the present invention.
  • FIG. 9 is a layout of a semiconductor device to be fabricated using a mask according to the present invention.
  • FIG. 10 is a cross-sectional diagram of a mask according to the present invention and the semiconductor device bisected along a cutting line B-B′ in FIG. 9 ;
  • FIG. 11 is a cross-sectional diagram of a semiconductor device fabricated using the mask in FIG. 10 .
  • FIGS. 4 to 8 are cross-sectional diagrams for explaining a method of fabricating a phase shift mask according to the present invention.
  • a phase shift layer 30 is formed on a transparent substrate 20 formed of MoSiN. And, a shield layer 40 formed of Cr is formed on the phase shift layer 30 .
  • a photoresist layer is coated on the shield layer 40 .
  • the photoresist layer is then patterned into a specific shape to form a first photoresist pattern 50 .
  • an exposed portion of the shield layer 40 is then etched by a dry etch process performed by an ICP (inductive coupled plasma) etch machine using the first photoresist pattern 50 as an etch mask.
  • ICP inductive coupled plasma
  • shield patterns 41 and 42 are formed to expose a portion of the phase shift layer 30 .
  • phase shift layer 30 is etched by the ICP etch machine using the first photoresist pattern 50 and the shield patterns 41 and 42 as an etch mask to form phase shift patterns 31 and 32 .
  • the first photoresist pattern remaining on the shield patterns 41 and 42 is then removed.
  • a surface of the transparent substrate 20 is exposed except the portions of the transparent substrate 20 where the phase shift patterns 31 and 32 and the shield patterns 41 and 42 are formed.
  • phase shift patterns 31 and 32 are combined with the shield patterns 41 and 42 to construct halftone layers 61 and 62 , respectively.
  • photoresist is coated on the substrate 20 including the halftone layers 61 and 62 and is then selectively patterned to form a second photoresist pattern 70 .
  • the second photoresist pattern 70 covers the halftone layer 62 and left and right side inclines 71 and 72 . This is to form an incline having the same slope of the incline 71 of the second photoresist pattern 70 between etched and non-etched portions of the transparent substrate 20 .
  • the second photoresist pattern 70 is formed by dry etching.
  • hard baking is carried out by raising a temperature to a thermal flow enabling temperature after exposure. Thermal flow generally occurs at the temperature 50° C. higher than a normal temperature.
  • surfaces of the exposed transparent substrate 20 and the halftone layer 61 that was originally covered with the second photoresist pattern 50 are etched to a thickness t 1 of the transparent and a thickness t 2 of the shield pattern 32 of the halftone layer 61 .
  • an incline 72 having the same slope of the incline 71 of the second photoresist pattern 70 is formed on a boundary between the etched and non-etched portions of the transparent substrate 20 due to the incline 71 of the second photoresist pattern 70 .
  • it is able to prevent an abrupt inversion of phase shifting of a light according to the thickness difference between the etched and non-etched portions of the transparent substrate 20 .
  • the second photoresist pattern 70 covering the halftone layer 62 is removed to complete a mask.
  • a pattern of the mask according to the present invention is divided into two different parts differing in light transmittance.
  • the halftone layer 62 having a thickness T has the light transmittance of 6% while the halftone layer 61 having a thickness (T-t 1 ) has the light transmittance of 9%.
  • the part including the halftone layer 61 having a thickness (T-t 1 ) also has the transparent substrate 20 etched to the thickness of t 2 , thereby having a phase shift effect as well.
  • the halftone layers 61 and 62 Preferably, there exists a 2 ⁇ 8% light transmittance difference between the halftone layers 61 and 62 having different light transmittances. In the embodiment of the present invention, there exists a 3% light transmittance difference between the halftone layers 61 and 62 .
  • FIG. 9 is a layout of a semiconductor device to be fabricated using a mask according to the present invention.
  • a semiconductor device 100 includes an active area 120 formed on a silicon substrate 10 , a pair of bar type gate patterns 130 and 140 on the active area 120 , and an insulating layer 110 enclosing the active area 120 . And, front ends of the gate patterns 130 and 140 extend from a boundary of the active area to externally protrude to a length L each.
  • Each reference number 160 in FIG. 9 indicates a contact hole.
  • the contact holes 160 are formed on the active area 120 after completion of the gate patterns 130 and 140 .
  • a cross-sectional shape along a cutting line B-B in FIG. 9 can be implemented by the phase shift mask having dual light transmittance according to the present invention.
  • FIG. 10 is a cross-sectional diagram of a mask 200 according to the present invention and the semiconductor device 100 bisected along a cutting line B-B′ in FIG. 9 .
  • a pair of halftone layers 62 and 61 is formed in parallel on a transparent substrate 20 of a mask 200 .
  • a semiconductor device 100 includes a silicon substrate 10 , an insulating layer 110 on the substrate 10 , an active layer 120 parallel to the insulating layer 110 on the substrate 10 , and a conductor layer 140 for forming a gate pattern on the insulating layer 110 and the active layer 120 .
  • An interface between the halftone layers 62 and 61 opposes an interface between the insulating layer 110 and the active area 120 .
  • the halftone layer 62 thicker than the other halftone layer 61 has the same length L of a protruding length of a front end of a gate pattern. Namely, the thicker halftone layer 62 corresponds to the front end of the gate pattern 140 protruding from the boundary of the active area 120 in FIG. 9 .
  • photoresist is coated on the conductor layer 140 , exposure is carried out using the mask 200 . Development is then carried out.
  • the front end of the gate pattern 140 protruding from the active area 120 of the length L can be formed as intended by design
  • the present invention facilitates a critical dimension of a semiconductor pattern to be accurately formed in a manner of compensating a boundary step difference between an active area and an insulating layer, thereby enhancing pattern precision.
  • a gate threshold voltage and a process margin of an active layer can be enhanced, whereby an overall process margin can be enhanced.
  • the present invention enables selective radiation intensity adjustment by adjusting a thickness of the halftone layer.

Abstract

The present invention provides a phase shift mask and fabricating method thereof, by which a critical dimension of a semiconductor pattern can be accurately formed in a manner of compensating a boundary step difference between an active area and an insulating layer. The present invention includes a transparent substrate and at least two halftone layers on the transparent substrate to have light transmittance lower than that of the transparent substrate, each comprising front and rear parts differing in thickness from each other.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a phase shift mask and fabricating method thereof, by which a critical dimension of a semiconductor pattern can be accurately formed in a manner that compensates for a boundary step difference between an active area and an insulating layer.
  • 2. Discussion of the Related Art
  • Generally, a mask pattern forming technique is closely related to a precision of a real pattern formed on a semiconductor substrate. Specifically, if a degree of semiconductor pattern integration is very high, a remaining space for inserting an OPC (optical proximity correction) pattern therein is insufficient, and consequently a line width bridge between patterns unexpectedly occurs regardless of lithography exposure intention, and various device characteristic are degraded.
  • In semiconductor photolithography, a precise design of a photomask enables a quantity of light transmitted via the photomask to be appropriately adjusted. For the precise design of the photomask, OPC, phase shift masking, and the like has been proposed as well as various methods for minimizing the light distortion attributed to a shape of the pattern drawn on a mask.
  • Lately, a chemically amplified resist having excellent sensitivity to far infrared ray wavelength (248˜194 nm) has been developed to substantially enhance resolution. And, the resolution enhancement is attributed to a technique of forming a supplementary (dummy) pattern separated from the real pattern to control an optical proximity effect.
  • FIG. 1 is a layout of a mask according to a related art, in which a logic device part is shown.
  • Referring to FIG. 1, a logic device part of a mask consists of a square type active area shield pattern 2 on a transparent substrate 1 and a pair of bar type gate shield patterns 3 and 4 on the active area shield pattern 2 to be overlapped with the active area shield pattern 2. Each end of the gate shield patterns 3 and 4 protrudes outside from a rim of the active area shield pattern 2 to a prescribed length L.
  • FIG. 2 is a layout of a semiconductor device formed using the mask in FIG. 1, and FIG. 3 is a cross-sectional diagram along a cutting line A-A in FIG. 2.
  • Referring to FIG. 2, an insulating layer 11 and an active layer 12 are formed on a substrate 10 to correspond to the transparent substrate 1 and the active area shield pattern 2 of the mask, respectively. Namely, the active layer 12 is formed on the substrate 10 to have the same shape of the active area shield pattern 2 of the mask and the insulating layer 11 is formed to enclose the active layer 12 to correspond to the transparent substrate 1 of the mask.
  • Gate patterns 13 and 14 are formed on the insulating layer 11 and the active layer 12 to correspond to the gate shield patterns 3 and 4 of the mask. Specifically, front ends of the gate patterns 13 and 14 protrude from a boundary of the active layer 12 to a prescribed length L′ like the shield patterns 3 and 4.
  • Compared to the protruding front end length L of each of the gate shield patterns 3 and 4 of the mask, the protruding end length L′ of each of the gate patterns 13 and 14 is shortened due to the optical proximity effect and the boundary step difference between the insulating layer 11 and the active layer 12.
  • However, if the front end length of the gate pattern 13 or 14 is shortened, it is not possible to secure a process margin of the active layer 12, and a gate threshold voltage is raised.
  • SUMMARY OF THE INVENTION
  • Accordingly, the present invention is directed to a phase shift mask and fabricating method thereof that substantially obviates one or more of the above-identified and other problems due to limitations and disadvantages of the related art.
  • An object of the present invention is to provide a phase shift mask and fabricating method thereof, in which light transmittance is varied in a manner of differentiating a thickness of a halftone layer according to an area and by which a critical dimension of a semiconductor pattern can be accurately formed in a manner of compensating a boundary step difference between an active area and an insulating layer.
  • Additional advantages, objects, and features of the invention will be set forth in part in the description which follows and in part will become apparent to those having ordinary skill in the art upon examination of the following or may be learned from practice of the invention. The objectives and other advantages of the invention may be realized and attained by the structure particularly pointed out in the written description and claims hereof as well as the appended drawings.
  • To achieve these objects and other advantages and in accordance with one purpose of the invention, as embodied and broadly described herein, a phase shift mask is provided to include a transparent substrate, and at least two halftone layers on the transparent substrate. The two halftone layers have light transmittances lower than that of the transparent substrate, and each includes front and rear parts differing in thickness from each other.
  • According to one aspect of the invention, a light transmittance difference between the front and rear parts is 2˜8%.
  • In another aspect of the present invention, a method of fabricating a phase shift mask includes the steps of forming a halftone layer on a transparent substrate, forming a first photoresist pattern on the halftone layer to define at least two areas, patterning the halftone layer using the first photoresist pattern into a first halftone layer and a second halftone layer, removing the first photoresist pattern, forming a second photoresist pattern covering the first halftone layer only on the transparent substrate, etching the second halftone layer and an exposed surface of the transparent substrate to a first thickness and a second thickness, respectively, and removing the second photoresist pattern.
  • Preferably, the second photoresist pattern includes a pair of inclines covering sidewalls of the first halftone layer with prescribed slopes, respectively.
  • More preferably, the etched surface of the transparent substrate has a recessed incline having a same slope of the prescribed slope of the incline of the second photoresist pattern.
  • Preferably, the halftone layer forming step includes the steps of forming a phase shift layer on the transparent substrate and forming a shield layer on the phase shift layer.
  • More preferably, the phase shift layer and the shield layer are formed on MoSiN and Cr, respectively.
  • It is to be understood that both the foregoing general description and the following detailed description of the present invention are exemplary and explanatory and are intended to provide further explanation of the invention as claimed.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this application, illustrate embodiment(s) of the invention and together with the description serve to explain the principle of the invention. In the drawings:
  • FIG. 1 is a layout of a mask according to a related art;
  • FIG. 2 is a layout of a semiconductor device formed using the mask in FIG. 1;
  • FIG. 3 is a cross-sectional diagram along a cutting line A-A in FIG. 2;
  • FIGS. 4 to 8 are cross-sectional diagrams for explaining a method of fabricating a phase shift mask according to the present invention;
  • FIG. 9 is a layout of a semiconductor device to be fabricated using a mask according to the present invention;
  • FIG. 10 is a cross-sectional diagram of a mask according to the present invention and the semiconductor device bisected along a cutting line B-B′ in FIG. 9; and
  • FIG. 11 is a cross-sectional diagram of a semiconductor device fabricated using the mask in FIG. 10.
  • DETAILED DESCRIPTION OF THE INVENTION
  • Reference will now be made in detail to the preferred embodiments of the present invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers will be used throughout the drawings to refer to the same or like parts.
  • FIGS. 4 to 8 are cross-sectional diagrams for explaining a method of fabricating a phase shift mask according to the present invention.
  • Referring to FIG. 4, a phase shift layer 30 is formed on a transparent substrate 20 formed of MoSiN. And, a shield layer 40 formed of Cr is formed on the phase shift layer 30.
  • A photoresist layer is coated on the shield layer 40. The photoresist layer is then patterned into a specific shape to form a first photoresist pattern 50.
  • Subsequently, an exposed portion of the shield layer 40 is then etched by a dry etch process performed by an ICP (inductive coupled plasma) etch machine using the first photoresist pattern 50 as an etch mask.
  • Referring to FIG. 5, as a result of the dry etch, shield patterns 41 and 42 are formed to expose a portion of the phase shift layer 30.
  • The exposed portion of the phase shift layer 30 is etched by the ICP etch machine using the first photoresist pattern 50 and the shield patterns 41 and 42 as an etch mask to form phase shift patterns 31 and 32.
  • The first photoresist pattern remaining on the shield patterns 41 and 42 is then removed.
  • Hence, a surface of the transparent substrate 20 is exposed except the portions of the transparent substrate 20 where the phase shift patterns 31 and 32 and the shield patterns 41 and 42 are formed.
  • Thus, the phase shift patterns 31 and 32 are combined with the shield patterns 41 and 42 to construct halftone layers 61 and 62, respectively.
  • Referring to FIG. 6, photoresist is coated on the substrate 20 including the halftone layers 61 and 62 and is then selectively patterned to form a second photoresist pattern 70. In doing so, the second photoresist pattern 70 covers the halftone layer 62 and left and right side inclines 71 and 72. This is to form an incline having the same slope of the incline 71 of the second photoresist pattern 70 between etched and non-etched portions of the transparent substrate 20.
  • Specifically, the second photoresist pattern 70 is formed by dry etching. In order to form a slow (or low) slope of each of the inclines 71 and 72 of the second photoresist pattern 70 as far as the remaining real estate permits, hard baking is carried out by raising a temperature to a thermal flow enabling temperature after exposure. Thermal flow generally occurs at the temperature 50° C. higher than a normal temperature.
  • Referring to FIG. 7, surfaces of the exposed transparent substrate 20 and the halftone layer 61 that was originally covered with the second photoresist pattern 50 are etched to a thickness t1 of the transparent and a thickness t2 of the shield pattern 32 of the halftone layer 61. In doing so, an incline 72 having the same slope of the incline 71 of the second photoresist pattern 70 is formed on a boundary between the etched and non-etched portions of the transparent substrate 20 due to the incline 71 of the second photoresist pattern 70. Hence, it is able to prevent an abrupt inversion of phase shifting of a light according to the thickness difference between the etched and non-etched portions of the transparent substrate 20.
  • Referring to FIG. 8, the second photoresist pattern 70 covering the halftone layer 62 is removed to complete a mask.
  • A pattern of the mask according to the present invention is divided into two different parts differing in light transmittance.
  • Specifically, the halftone layer 62 having a thickness T has the light transmittance of 6% while the halftone layer 61 having a thickness (T-t1) has the light transmittance of 9%. Moreover, the part including the halftone layer 61 having a thickness (T-t1) also has the transparent substrate 20 etched to the thickness of t2, thereby having a phase shift effect as well.
  • Preferably, there exists a 2˜8% light transmittance difference between the halftone layers 61 and 62 having different light transmittances. In the embodiment of the present invention, there exists a 3% light transmittance difference between the halftone layers 61 and 62.
  • FIG. 9 is a layout of a semiconductor device to be fabricated using a mask according to the present invention.
  • Referring to FIG. 9, a semiconductor device 100 includes an active area 120 formed on a silicon substrate 10, a pair of bar type gate patterns 130 and 140 on the active area 120, and an insulating layer 110 enclosing the active area 120. And, front ends of the gate patterns 130 and 140 extend from a boundary of the active area to externally protrude to a length L each. Each reference number 160 in FIG. 9 indicates a contact hole. The contact holes 160 are formed on the active area 120 after completion of the gate patterns 130 and 140. A cross-sectional shape along a cutting line B-B in FIG. 9 can be implemented by the phase shift mask having dual light transmittance according to the present invention.
  • FIG. 10 is a cross-sectional diagram of a mask 200 according to the present invention and the semiconductor device 100 bisected along a cutting line B-B′ in FIG. 9.
  • Referring to FIG. 10, a pair of halftone layers 62 and 61, differing in thickness, is formed in parallel on a transparent substrate 20 of a mask 200.
  • A semiconductor device 100 includes a silicon substrate 10, an insulating layer 110 on the substrate 10, an active layer 120 parallel to the insulating layer 110 on the substrate 10, and a conductor layer 140 for forming a gate pattern on the insulating layer 110 and the active layer 120.
  • An interface between the halftone layers 62 and 61 opposes an interface between the insulating layer 110 and the active area 120.
  • The halftone layer 62 thicker than the other halftone layer 61 has the same length L of a protruding length of a front end of a gate pattern. Namely, the thicker halftone layer 62 corresponds to the front end of the gate pattern 140 protruding from the boundary of the active area 120 in FIG. 9.
  • During exposure, light emitted from a light source (not shown in the drawing) over the mask 200 transmits the transparent substrate 20 by 100%, the thinner halftone layer 61 by 9%, and the thicker halftone layer 62 by 6%.
  • After photoresist is coated on the conductor layer 140, exposure is carried out using the mask 200. Development is then carried out.
  • As a result of the exposure and development, a portion of the conductor layer 140 that does not overlap with the halftone layers 62 and 61 of the mask 200, as shown in FIG. 11, is selectively removed.
  • Hence, despite the step difference between the active area 120 and the insulating layer 110, the front end of the gate pattern 140 protruding from the active area 120 of the length L can be formed as intended by design,
  • Accordingly, the present invention facilitates a critical dimension of a semiconductor pattern to be accurately formed in a manner of compensating a boundary step difference between an active area and an insulating layer, thereby enhancing pattern precision.
  • Therefore, a gate threshold voltage and a process margin of an active layer can be enhanced, whereby an overall process margin can be enhanced.
  • Moreover, the present invention enables selective radiation intensity adjustment by adjusting a thickness of the halftone layer.
  • This application claims the benefit of Korean Application No. P2003-0101888 filed on Dec. 31, 2003, the entire contents of which is hereby incorporated by reference.
  • It will be apparent to those skilled in the art that various modifications and variations can be made in the present invention. Thus, it is intended that the present invention covers the modifications and variations of this invention provided they come within the scope of the appended claims and their equivalents.

Claims (7)

1. A method of fabricating a phase shift mask, comprising the steps of:
forming a halftone layer on a transparent substrate;
forming a first photoresist pattern on the halftone layer to define at least two areas;
patterning the halftone layer using the first photoresist pattern so as to create a first halftone layer portion and a second halftone layer portion;
removing the first photoresist pattern;
forming a second photoresist pattern covering the first halftone layer portion, but not the second halftone layer portion on the transparent substrate;
etching the second halftone layer portion and an exposed surface of the transparent substrate to a first thickness and a second thickness, respectively; and
removing the second photoresist pattern.
2. The method of claim 1, wherein the step of forming a second photoresist pattern includes forming a pair of inclined portions that cover respective sidewalls of the first halftone layer portion, said inclined portions having predetermined slopes.
3. The method of claim 2, wherein said predetermined slopes having a common slope angle, but different direction.
4. The method of claim 3, wherein an etched surface of the transparent substrate has a recessed incline having a same slope angle as the common slope angle.
5. The method of claim 1, the halftone layer forming step comprising the steps of:
forming a phase shift layer on the transparent substrate; and
forming a shield layer on the phase shift layer.
6. The method of claim 5, wherein the phase shift layer and the shield layer are formed on MoSiN and Cr, respectively.
7. A method of fabricating a phase shift mask, comprising steps for:
forming a halftone layer on a transparent substrate;
forming a first photoresist pattern on the halftone layer to define at least two areas;
patterning the halftone layer using the first photoresist pattern so as to create a first halftone layer portion and a second halftone layer portion;
removing the first photoresist pattern;
forming a second photoresist pattern covering the first halftone layer portion, but not the second halftone layer portion on the transparent substrate;
etching the second halftone layer portion and an exposed surface of the transparent substrate to a first thickness and a second thickness, respectively; and
removing the second photoresist pattern.
US11/024,435 2003-12-31 2004-12-30 Phase shift mask and fabricating method thereof Expired - Fee Related US7332098B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR10-2003-0101888 2003-12-31
KR1020030101888A KR100549268B1 (en) 2003-12-31 2003-12-31 Phase Shifting Mask and Manufacturing Method Thereof

Publications (2)

Publication Number Publication Date
US20050139575A1 true US20050139575A1 (en) 2005-06-30
US7332098B2 US7332098B2 (en) 2008-02-19

Family

ID=34698931

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/024,435 Expired - Fee Related US7332098B2 (en) 2003-12-31 2004-12-30 Phase shift mask and fabricating method thereof

Country Status (2)

Country Link
US (1) US7332098B2 (en)
KR (1) KR100549268B1 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070238032A1 (en) * 2006-04-07 2007-10-11 Koji Murano Half-tone type phase-shifting mask and method for manufacturing the same
US7332098B2 (en) * 2003-12-31 2008-02-19 Dongbu Electronics Co., Ltd. Phase shift mask and fabricating method thereof
US20080048553A1 (en) * 2006-07-31 2008-02-28 3M Innovative Company Led source with hollow collection lens
US20080160424A1 (en) * 2006-12-29 2008-07-03 Sandisk Corporation Hybrid mask and method of making same
US20080195995A1 (en) * 2007-02-12 2008-08-14 Amit Kumar Formation of masks/reticles having dummy features

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5935735A (en) * 1996-10-24 1999-08-10 Toppan Printing Co., Ltd. Halftone phase shift mask, blank for the same, and methods of manufacturing these
US6037083A (en) * 1998-12-22 2000-03-14 Hoya Corporation Halftone phase shift mask blanks, halftone phase shift masks, and fine pattern forming method
US20020039689A1 (en) * 2000-04-27 2002-04-04 Satoshi Yusa Halftone phase shift photomask and blank for halftone phase shift photomask
US20040197679A1 (en) * 2003-03-31 2004-10-07 Hiroki Yoshikawa Photomask blank, photomask, and method of manufacture
US6869736B2 (en) * 2000-09-04 2005-03-22 Dai Nippon Printing Co., Ltd. Halftone phase shift photomask and blank for halftone phase shift photomask

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100549268B1 (en) * 2003-12-31 2006-02-03 동부아남반도체 주식회사 Phase Shifting Mask and Manufacturing Method Thereof

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5935735A (en) * 1996-10-24 1999-08-10 Toppan Printing Co., Ltd. Halftone phase shift mask, blank for the same, and methods of manufacturing these
US6037083A (en) * 1998-12-22 2000-03-14 Hoya Corporation Halftone phase shift mask blanks, halftone phase shift masks, and fine pattern forming method
US20020039689A1 (en) * 2000-04-27 2002-04-04 Satoshi Yusa Halftone phase shift photomask and blank for halftone phase shift photomask
US6599667B2 (en) * 2000-04-27 2003-07-29 Dai Nippon Printing Co., Ltd. Halftone phase shift photomask and blank for halftone phase shift photomask
US6869736B2 (en) * 2000-09-04 2005-03-22 Dai Nippon Printing Co., Ltd. Halftone phase shift photomask and blank for halftone phase shift photomask
US20040197679A1 (en) * 2003-03-31 2004-10-07 Hiroki Yoshikawa Photomask blank, photomask, and method of manufacture

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7332098B2 (en) * 2003-12-31 2008-02-19 Dongbu Electronics Co., Ltd. Phase shift mask and fabricating method thereof
US20070238032A1 (en) * 2006-04-07 2007-10-11 Koji Murano Half-tone type phase-shifting mask and method for manufacturing the same
US7759025B2 (en) 2006-04-07 2010-07-20 Kabushiki Kaisha Toshiba Half-tone type phase-shifting mask and method for manufacturing the same
US20080048553A1 (en) * 2006-07-31 2008-02-28 3M Innovative Company Led source with hollow collection lens
US20080160424A1 (en) * 2006-12-29 2008-07-03 Sandisk Corporation Hybrid mask and method of making same
US7759023B2 (en) * 2006-12-29 2010-07-20 Sandisk 3D Llc Hybrid mask and method of making same
US20080195995A1 (en) * 2007-02-12 2008-08-14 Amit Kumar Formation of masks/reticles having dummy features
WO2008100915A2 (en) * 2007-02-12 2008-08-21 International Business Machines Corporation Formation of masks/reticles having dummy features
WO2008100915A3 (en) * 2007-02-12 2008-10-09 Ibm Formation of masks/reticles having dummy features
US7739648B2 (en) 2007-02-12 2010-06-15 International Business Machines Corporation Formation of masks/reticles having dummy features
US20100242012A1 (en) * 2007-02-12 2010-09-23 International Business Machines Corporation Formation of masks/reticles having dummy features
US8176447B2 (en) 2007-02-12 2012-05-08 International Business Machines Corporation Formation of masks/reticles having dummy features

Also Published As

Publication number Publication date
US7332098B2 (en) 2008-02-19
KR100549268B1 (en) 2006-02-03
KR20050071068A (en) 2005-07-07

Similar Documents

Publication Publication Date Title
KR100669862B1 (en) Method of forming fine patterns in semiconductor device
US7674563B2 (en) Pattern forming method and phase shift mask manufacturing method
TWI270122B (en) Semiconductor device having dummy pattern and method for manufacturing the same
JP2007086368A (en) Photomask, its manufacturing method, and manufacturing method of semiconductor device
KR100944331B1 (en) Exposure mask and method for manufacturing semiconductor device using the same
US6428938B1 (en) Phase-shift mask for printing high-resolution images and a method of fabrication
JPH1097052A (en) Production of phase inversion mask by controlling exposure light
US7332098B2 (en) Phase shift mask and fabricating method thereof
US7419767B2 (en) Phase-shifting mask and method of forming pattern using the same
KR20030056499A (en) Mask for Forming Minute Pattern
KR100465067B1 (en) Photo mask, method of manufacturing the same and method of forming a photosensitive film pattern of using the same
US6767672B2 (en) Method for forming a phase-shifting mask for semiconductor device manufacture
US6861178B2 (en) Phase shift mask, method of exposure, and method of producing semiconductor device
KR100755074B1 (en) Photomask and manufacturing method therefor
US5747196A (en) Method of fabricating a phase-shift photomask
US6296987B1 (en) Method for forming different patterns using one mask
KR100762234B1 (en) Photo mask and method for exposure using the same
KR100835469B1 (en) Exposure mask and method for manufacturing semiconductor device using the same
JP2681610B2 (en) Method for manufacturing lithographic mask
KR100434707B1 (en) Exposure mask for semiconductor device manufacture
KR100310419B1 (en) exposing method using phase shift mask
JP2007123356A (en) Method of manufacturing semiconductor device
KR100505421B1 (en) method for forming pattern of semiconductor device
US6379849B1 (en) Method for forming binary intensity masks
JP3225673B2 (en) Method for manufacturing phase shift mask

Legal Events

Date Code Title Description
AS Assignment

Owner name: DONGBUANAM SEMICONDUCTOR INC., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LEE, JUN SEOK;REEL/FRAME:016151/0477

Effective date: 20041221

AS Assignment

Owner name: DONGBU ELECTRONICS CO., LTD.,KOREA, REPUBLIC OF

Free format text: CHANGE OF NAME;ASSIGNOR:DONGBU-ANAM SEMICONDUCTOR, INC.;REEL/FRAME:017663/0468

Effective date: 20060324

Owner name: DONGBU ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: CHANGE OF NAME;ASSIGNOR:DONGBU-ANAM SEMICONDUCTOR, INC.;REEL/FRAME:017663/0468

Effective date: 20060324

FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20160219